{“id”:“https://openalex.org/W2016423739“,”doi“:”https://doi.org/10.109/fpl.2008.4629927“,”title“:”CHiMPS:混合CPU-FPGA体系结构的C级编译流程“,”display_name“:”CHiMPS:A混合CPU-PGA体系结构的C级编译流程”,“publication_year”:2008,“publiation_date”:“2008-01”,“ids”:{“openalex”:“https://openalex.org/W2016423739“,”doi“:”https://doi.org/10.1109/fpl/2008.4629927“,”mag“:”2016423739“},”language“:”en“,”primary_location“:{”is_oa“:false,”landing_page_url“:”https://doi.org/10.109/fpl.2008.4629927“,”pdf_url“:null,”source“:null,”license“:null',”licence_id“:null,”version“:nuller,”is_accepted“:false,”is_published“:false},”type“:”article“,”type_crossref“:“procesdings-article”,”indexed_in“:[”crossref“],”open_access“:{”is_oa“:false,”oa_status“:”closed“,”oa_url”:null“,”any_repository_has_fulltext“:false}”,”authorships“:[{”author_position“:”first“,”作者“:{”id“:”https://openalex.org/A5024883549“,”display_name“:”Andrew Putnam“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I201448701“,”display_name“:”华盛顿大学“,”ror“:”https://ror.org/00cvxb145“,”country_code“:”US“,”type“:“教育”,”世系“:[”https://openalex.org/I201448701“]],”国家“:[”美国“],”is_corresponding“:false,”raw_author_name“:”Andrew Putnam“,”raw_affiation_strings“:[”华盛顿大学西雅图分校CSE系“],”附属机构“:[{”raw_affiation_string“:”华盛顿大学西雅图分校CSE系“,”institution_ids“:[”https://openalex.org/I201448701“]}]},{”author_position“:”middle“,”author“:{”id“:”https://openalex.org/A5036964031“,”display_name“:”Dave Bennett“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I201448701“,”display_name“:”华盛顿大学“,”ror“:”https://ror.org/00cvxb145“,”country_code“:”US“,”type“:“教育”,”世系“:[”https://openalex.org/I201448701“]}],”国家“:[”美国“],”is_corresponding“:false,”raw_author_name“:”Dave Bennett“,”raw _ affiliation_strings“:[“美国华盛顿州西雅图市华盛顿大学CSE系”],”affiliation“:[{”raw _affiliation_string“:”美国华盛顿州西雅图市哥伦比亚大学CSE部”,“institution_ids”:[”https://openalex.org/I201448701“]}]},{”author_position“:”middle“,”author“:{”id“:”https://openalex.org/A5070616806“,”display_name“:”Eric Dellinger“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I201448701“,”display_name“:”华盛顿大学“,”ror“:”https://ror.org/00cvxb145“,”country_code“:”US“,”type“:“教育”,”世系“:[”https://openalex.org/I201448701“]}],”国家“:[”美国“],”is_corresponding“:false,”raw_author_name“:”埃里克·德林格“,”raw _ afiliation_strings“:[“美国华盛顿州西雅图市华盛顿大学CSE系”],”从属关系“:[{”raw _affiliation_strong“:”美国华盛顿州西雅图市哥伦比亚大学CSE部”,“institution_ids”:[”https://openalex.org/I201448701“]}]},{”author_position“:”middle“,”author“:{”id“:”https://openalex.org/A5061886781“,”display_name“:”Jeff Mason“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I201448701“,”display_name“:”华盛顿大学“,”ror“:”https://ror.org/00cvxb145“,”country_code“:”US“,”type“:“教育”,”世系“:[”https://openalex.org/I201448701“]}],”国家“:[”美国“],”is_corresponding“:false,”raw_author_name“:”Jeff Mason“,”raw _affiliation_strings“:[“华盛顿大学西雅图CSE系,华盛顿州西雅图”],”affiliations“:[{”raw _affiliation_string“:”美国华盛顿州西雅图华盛顿大学CSE系”,“institution_ids”:[”https://openalex.org/I201448701“]}]},{”author_position“:”middle“,”author“:{”id“:”https://openalex.org/A5000693480“,”display_name“:”Prasanna Sundararajan“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I201448701“,”display_name“:”华盛顿大学“,”ror“:”https://ror.org/00cvxb145“,”country_code“:”US“,”type“:“教育”,”世系“:[”https://openalex.org/I201448701“]}],”countries“:[”US“],”is_corresponding“:false,”raw_author_name“:”Prasanna Sundararajan“,”raw _ afiliation_strings“:【”华盛顿大学西雅图CSE系,华盛顿州西雅图“】,”affiliations“:[{”raw _affiliation_strong“:”美国华盛顿州西雅图,华盛顿大学CSE系“,”institution_ids“:[“https://openalex.org/I201448701“]}]},{”author_position“:”last“,”author“:{”id“:”https://openalex.org/A5051475447“,”display_name“:”Susan J.Eggers“,”orcid“:null},”institutions“:[{”id“:”https://openalex.org/I32923980“,”display_name“:”Xilinx(美国)“,”ror“:”https://ror.org/01rb7bk56“,”country_code“:”US“,”type“:“company”,”lineage“:[”https://openalex.org/I32923980“]}],”国家“:[”美国“],”is_corresponding“:false,”raw_author_name“:”Susan Eggers“,”raw _ afiliation_strings“:[“锡林克斯研究实验室,科罗拉多州朗蒙特”],”affiliations“:[{”raw_ afiliation _string“:”锡林克斯科研实验室,科罗纳州朗蒙”,“institution_ids”:[”https://openalex.org/I32923980“]}]}],”countries_distinct_count“:1,”institutions_disting_count”:2,”corresponding_author_ids“:[],”corresponding_institution_ids”:[]“apc_list”:null,”apc_payed“:null”,“fwci”:0.894,”has_fulltext“:true,”fulltext_origin“:”ngrams“,”cited_by_count“:{”volume“:null,”issue“:nul,”first_page“:null,”last_page“:null},”is_retracted“:false,”is_paratext“:fase,”primary_topic“:{”id“:”https://openalex.org/T10904“,”“display_name”:“可重构计算系统和设计方法”,“score”:0.9999,“subfield”:{“id”:“https://openalex.org/subfields/1708“,”display_name“:”硬件和体系结构“},”字段“:{”id“:”https://openalex.org/fields/17“,”display_name“:”Computer Science“},”domain“:{”id“:”https://openalex.org/domains/3“,”display_name“:”物理科学“}},”主题“:[{”id“:”https://openalex.org/T10904“,”“display_name”:“可重构计算系统和设计方法”,“score”:0.9999,“subfield”:{“id”:“https://openalex.org/subfields/1708“,”display_name“:”硬件和体系结构“},”字段“:{”id“:”https://openalex.org/fields/17“,”display_name“:”Computer Science“},”domain“:{”id“:”https://openalex.org/domains/3“,”display_name“:”物理科学“}},{”id“:”https://openalex.org/T10054“,”display_name“:”并行计算与性能优化“,”score“:0.9999,”subfield“:{”id“:”https://openalex.org/subfields/1708“,”display_name“:”硬件和体系结构“},”字段“:{”id“:”https://openalex.org/fields/17“,”display_name“:”Computer Science“},”domain“:{”id“:”https://openalex.org/domains/3“,”display_name“:”物理科学“}},{”id“:”https://openalex.org/T10829“,”“display_name”:“系统芯片设计中的芯片上网络”,“score”:0.9996,“subfield”:{“id”:“https://openalex.org/subfields/1705“,”display_name“:”计算机网络和通信“},”字段“:{”id“:”https://openalex.org/fields/17“,”display_name“:”Computer Science“},”domain“:{”id“:”https://openalex.org/domains/3“,”display_name“:”物理科学“}}],”关键词“:[{”id“:”https://openalex.org/keywords/system-on-chip“,”display_name“:”System-on-Chip“,”score“:0.540491},{”id“:”https://openalex.org/keywords/gpu-computing网站“,”display_name“:”GPU计算“,”score“:0.540195},{”id“:”https://openalex.org/keywords/networks-on-chip“,”display_name“:”芯片网络“,”score“:0.528479},{”id“:”https://openalex.org/keywords/hig-performance-computing(https://openalex.org/关键字/高性能计算)“,”display_name“:”高性能计算“,”score“:0.527806},{”id“:”https://openalex.org/keywords/fpga“,”display_name“:”FPGA“,”score“:0.526531}],”concepts“:[{”id“:”https://openalex.org/C41008148,“wikidata”:https://www.wikidata.org/wiki/Q21198“,”display_name“:”计算机科学“,”level“:0,”score“:0.80653065},{”id“:”https://openalex.org/C169590947,“wikidata”:https://www.wikidata.org/wiki/Q47506“,”display_name“:”编译器“,”级别“:2,”分数“:0.79985285},{”id“:”https://openalex.org/C42935608,“wikidata”:https://www.wikidata.org/wiki/Q190411“,”display_name“:”现场可编程门阵列“,”level“:2,”score“:0.793146},{”id“:”https://openalex.org/C173608175,“wikidata”:https://www.wikidata.org/wiki/Q232661“,”display_name“:”并行计算“,”level“:1,”score“:0.59966946},{”id“:”https://openalex.org/C36941000,“wikidata”:https://www.wikidata.org/wiki/Q209455“,”display_name“:”VHDL“,”level“:3,”score“:0.5788044},{”id“:”https://openalex.org/C118524514,“wikidata”:https://www.wikidata.org/wiki/Q173212“,”display_name“:”计算机体系结构“,”level“:1,”score“:0.48304063},{”id“:”https://openalex.org/C2776760102,“wikidata”:https://www.wikidata.org/wiki/Q5139900“,”display_name“:”Code(set theory)“,”level“:3,”score“:0.4542024},{”id“:”https://openalex.org/C149635348,“wikidata”:https://www.wikidata.org/wiki/Q193040“,”display_name“:”嵌入式系统“,”level“:1,”score“:0.4318205},{”id“:”https://openalex.org/C111919701,“wikidata”:https://www.wikidata.org/wiki/Q9135“,”display_name“:”操作系统“,”level“:1,”score“:0.25672352},{”id“:”https://openalex.org/C199360897,“wikidata”:https://www.wikidata.org/wiki/Q9143“,”display_name“:”编程语言“,”level“:1,”score“:0.2480979},{”id“:”https://openalex.org/C177264268,“wikidata”:https://www.wikidata.org/wiki/Q1514741“,”display_name“:”Set(abstract data type)“,”level“:2,”score“:0.0}],”mesh“:[],”locations_count“:1,”location“:[{”is_oa“:false,”landing_page_url“:”https://doi.org/10.109/fpl.2008.4629927“,”pdf_url“:null,”source“:null,”license“:null:”license_id“:null,”version“:nuller,”is_accepted“:false,”is_published“:false}],”best_oa_location“:nul,”sustainable_development_goals“:[],”grants“:[],”datasets“:],”versions“:[]:”,“referenced_works_count”:5,“referrenced_works”:[”https://openalex.org/W1523813310","https://openalex.org/W1822968287","https://openalex.org/W2051368227","https://openalex.org/W2147910407","https://openalex.org/W2165099691“],”related_works“:[”https://openalex.org/W78782492","https://openalex.org/W4297665406","https://openalex.org/W3004362061","https://openalex.org/W2749962643","https://openalex.org/W2390807153","https://openalex.org/W2383986884","https://openalex.org/W2364622490","https://openalex.org/W2356141508","https://openalex.org/W2122949436","https://openalex.org/W2042515040“],”ngrams_url“:”https://api.openalex.org/works/W2016423739/ngrams“,”“abstract_inverted_index”:{“This”:[0],“paper”:[1],“descriptions”:[2],“CHiMPS”:[3],“a”:[4,62],“基于C的”:[5],“加速器”:[6,38],“编译器”:[7],“for”:[8,20,34],“hybrid”:[9],“CPU-FPGA”:[10],“计算”:[11,22],“平台”:[12],“CHi MPS\u2019s”:[13],“goal”:[14],“is”:[15,40],“to”:[16,48,54],“facilite”:[17],“FPGA”:[18],“programming”:[19],“高性能“:[21],”开发人员。“:[23],”It“:[24],”inputs“:[25],”generic“:[26],”ANSIC“:[27],”code“:[28,70],”and“:[29],”automatically“:[30],”generates“:[31],”VHDL“:[32],”blocks“:[3],”an“:[35],”FPGA。“:[36],“The”:[37],“architecture”:[39],“customized”:[41],“with”:[42,67],“multiple”:[43],“caches”:[44],“that”:[45],“are”::[46,59],“tuned”:[47],“The”:[49],“application”。“:[50],”加速“:[51],”of“:[52,64],”2.8x“:[53],”36.9x“:[55],”(几何“:[56],”mean“:[57],”6.7x“:[58],”实现“:[60],”on“:[61],”多样性“:[63],”HPC“:[65],”基准“:[66],”最小“:[68],”源“:[69],”更改。“:[71]},”cited_by_api_url“:”https://api.openalex.org/works?filter=cites:W2016423739”,“counts_by_year”:[{“year”:2024,“cited_by_count”:1},{“year”:2023,“cited_by_count”:2},{“year”:2022,“cited_by_count”:4},{“year”:2021,“cited_by_count”:2},{“year”:2020,“cited_by_count”:1},{“year”:2019,“cited_by_count”:1},{“year”:2018,“cited_by_count”:2},{“year”:2016,“cited_by_count”by_count“:2},{“年份”:2015,“cited_by_count”:5},{“年份”:2014,“cited_by_count”:1},{“年份”:2013,“引用_ by_count”:1},{”年份“:2012,”引用_ by-count“:2}],”更新日期“:“2024-07-08T17:19:04.841380”,“创建日期”:“2016-06-24”}