{“状态”:“确定”,“消息类型”:“工作”,“信息版本”:“1.0.0”,“邮件”:{“索引”:{“日期-部件”:[[2024,5,3]],“日期-时间”:“2024-05-03T12:31:11Z”,“时间戳”:1714739471235},“引用-计数”:16,“发布者”:“IEEE”,“许可证”:[{“开始”:}“日期-部分”:[2022,10,3]]],”日期-时间“:”2022-10-03T00:00:00Z“,”timestamp“:1664755200000},”content-version“:”stm-asf“,“delay-in-days”:0,“URL”:“https:\/\/doi.org\/10.15223\/policy-029”},{“start”:{“date-parts”:[2022,10,3]],“date-time”:“2022-10-03T00:00:00Z”,“timestamp”:1664755200000},“content-version”:“stm-asf”,“dellay-in-days”:0域“:{”域“:[],”交叉标记限制“:false},”短容器时间“:[],“published-print”:{“date-parts”:[[2022,10,3]]},“DOI”:“10.1109\/vlsi-soc54400.2022.9939583”,“type”:“proceedings-article”,“created”:{“date-parts”:[[202022,11,8]],“date-time”:“2022-11-08T20:41:50Z”,“timestamp”:1667940110000},”source“Crossref”,“is-referenced-by-count”:1,“title”:[“ENDURA:增强基于多级单元STT-RAM的非易失性存储器末级缓存的耐久性”],“前缀”:“10.1109”,“作者”:[{“given”:“Yogesh”,“family”:“Kumar”,“sequence”:“first”,“affiliation”:[}“name”:“印度古瓦哈蒂计算机科学与工程部MARS实验室印度理工学院”}]},{“given”:“S”,“家族”:“Sivakumar”,“sequence”:“additional”,“affiliation”:[{“name”:“印度古瓦哈蒂计算机科学与工程系MARS实验室印度理工学院”}]},{“given”:“John”,“family”:“Jose”,“sequence”:“additionable”,“feliation”:[{”name“印度古瓦哈蒂计算机科技与工程系印度技术学院MARS实验室”}]}],“member”:“263”,“reference”:[{“key”:“ref10”,“doi asserted by”:“publisher”,“doi”:“10.1109\/HPCA.2013.6522322”},{“key”:“ref11”,“doi asserted by”:“publisher”,“doi”:“10.1145\/11866736.1186737”},{“key”:“ref12”,“doi asserted by”:“publisher”,“doi”:“10.1145\/20247716.2024718”},{“key”:“ref13”,“doi asserted by”:“发布者”,“doi”:“10.1109 \/COOLCHIPS49199.2020.9097643”},{“key”:“ref14”,“doi-asserted-by”:“publisher”,“doi”:“10.109\/TC.2016.2625245”}“新闻标题”:“通过逻辑分区提高非易失性内存缓存的寿命”},{“key”:“ref4”,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/TPDS.2015.2442980”}om-DataCom-CyberSciTec.2017.189“},{”键“:“ref5”,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/ASPDC.2016.7427997”},{“key”:“ref8”,“doi-asserted-by”:“publishers”,“DI:”10.1109\/IICECE49024.2019.9117270“},}“key:”ref7“,”doi-assert-by“:”publisher“,”doi“:”10.1109 \/ASPDAC.2018.8297381“}”,{”key“:”ref2“,”doi-assert-by“y“:”publisher“,”doi“:”10.1109\/JPROC.2010.2070050“},{”key“:”ref1“,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/DRC.2010.5551975”},{“key”:“ref9”,“doo-asserted-by”:”publisher“,”doi“:”10.1145\/24229384.2429498“}],“event”:{“name”:“2022 IFIP\/IEEE第30届超大规模集成国际会议(VLSI-SoC)”,“location”:“Patras,Greece”,“start”:{“date-parts”:[2022,10,3]]},“end”:{“日期部分”:[[2022,10,5]]}},“container-title”:[“2022 IFIP\/IEEE 30th International Conference on Very Large Scale Integration(VLSI-SoC)”],“原始标题”:[],“链接”:[{“URL”:“http://\/xplorestaging.IEEE.org\/ielx7 \/993277\/993284\/099399583.pdf?arnumber=9939583”,“内容类型”:“未指定”,“content-version”:“vor”,“intended-application”:“相似性检查”}],“存放”:{“日期部分”:[[2022,11,28]],“日期时间”:“2022-11-28T20:21:49Z”,“时间戳”:1669666909000},“分数”:1,“资源”:{“主要”:}“URL”:“https:\/\/ieeexplore.iee.org\/document\/9939583\/”}},”副标题“:[],”短标题“:[],”发布“日期部分“:[2022,10,3]]},count“:16,”URL“:“http://\/dx.doi.org\/10.109\/vlsi-soc54400.2022.9939583”,“关系”:{},“主题”:[],“发布”:{“日期部分”:[2022,10,3]]}}