{“状态”:“确定”,“消息类型”:“工作”,“信息版本”:“1.0.0”,“讯息”:{“索引”:{“日期部分”:[[2024,7,17]],“日期时间”:“2024-07-17T17:52:08Z”,“时间戳”:1721238728038},“参考计数”:36,“出版商”:“电气与电子工程师协会(IEEE)”,“发行”:“10”,“许可证”:[{“开始”:{-“日期部分“:[2020,10,1]],”日期时间“:“2020-10-01T000:00:00Z”,“时间戳”:1601510400000},“内容版本”:“vor”,“延迟天数”:0,“URL”:“https://creativecommons.org/licenses\/by\/4.0\/legalcode”}],“资助者”:[{“DOI”:“10.13039\/5010110000781”,“名称”:“欧盟地平线2020研究与创新计划下的欧洲研究委员会”,“DOI断言者”:“发布者”,“adward”:[“757259”]},{“DOI”:“10.13039\/501100003977”,“name”:“Israel Science Foundation”,“DOI-asserted-by”:“publisher”,“adest”:[”1514\/17“]}],“content-domain”:{“domain”:[],“crossmark-restriction”:false},“short-container-title”:【IEEE Trans.Compute.-Aided Des.Integrs.Circuits Syst.】,“published-print”:{“date-parts”:[2020,10]]},“内政部”:“10.1109\/tcad.2019.2931188”,“type”:“journal-article”,“created”:{“date-parts”:[[2019,7,30]],“date-time”:“2019-07-30T16:08:36Z”,“timestamp”:1564502916000},“page”:”2434-2447“,”source“:”Crossref“,”is-referenced-by-count“:56,”title“[”SIMPLER MAGIC:单行执行的内存逻辑的合成和映射以提高吞吐量“],”prefix“:“10.1109”,“卷”:“39”,“作者”:[{“ORCID”:“http://\/ORCID.org\/00000-0002-8995-7655”,“authenticated-ORCID”:false,“给定”:“Rotem”,“family”:“Ben-Hur”,”sequence“:”first“,”affiliation“:[]},{“OR CID”:“http://\-ORCID.org \/0000-0002-0341-284X”,“authenticated-ORCID“:false”,“给定的”:“罗尼”,“家族”:“罗尼”“,”sequence“:”additional“,”affiliation“:[]},{”ORCID“:“http://\/orcid.org\/00000-0001-8515-2828”,“authenticated-orcid”:false,“given”:“Ameer”,“family”:“Haj-Ali”,“sequence”:“additional”,“affiliation”:[]},{“orcid”:”http://\/orcid.org\/0000-0000-6561-8934“,”authentimated-orcid“:false”,“giving”:“Debjyoti”,“家族”:“Bhattacharjee”,“序列”:“附加”,“从属关系”:[]},{“orcid”:“http://\/orcid.org\/00000-0003-1033-6168”,“authenticated-orcid”:false,“given”:“Adi”,“family”:“Eliahu”,“sequence”:“additional”,“affiliation”:[]},{“giving”:“Natan”,“家族”:“Peled”,”sequence“:”additional ar“,”family“:”Kvatinsky“,”sequence“:“additional”,“affiliation”:[]}],“member”:“263”,“reference”:[{“key”:“ref33”,“article-title”:“The EPFL combination benchmark suite”,“author”:“amar\u00f9”,“year”:“2015”,“journal-title“:“Proc Int Workshop Logic Synthesis(IWLS)”},{“key”:“ref32”,“doi-asserted-by”:“publisher”,“doi”:“10.1130\/0016-7606(1952)63[1117:HAAO ET]2.0.CO;2“},{”键“:”参考31“,“author”:“cormen”,“year”:“2001”,“journal-title”:“Introduction to Algorithms”},{“key”:“ref30”,“first-pages”:“56”,“article-title“:“Using Strahler numbers for real-time visual exploration of big graphs”,“auder”:“auber”,《年》:“2002”,“journal-ttitle”:《计算机视觉与图形学报》(ICCVG)},}“key:”“ref36”,“首页”:“695”,“article-title”:“fortran中的10个组合基准电路和目标翻译器的中性网络列表”,“author”:“brglez”,“year”:“1985”,“journal-title“:”Proc IEEE Int Symps circuits Syst(ISCAS)“},{“key”:“ref35”,“author”:“yang”,“year”:”1991“,”journal-title“”:“Logic Synthesis and Optimization Benchmarks User Guide Version 30”},“key“ref34”,“doi-asserted-by”:“publisher”,“doi”:“10.1007\/978-3-540-78800-3_24”},{“key”:“ref10”,“首页”:“427”,“article-title”:“可编程逻辑内存(PLiM)计算机”,“author”:“gaillardon”,“year”:“2016”,“journal-title“:欧洲程序设计与测试(DATE)Conf”}“10.1016\/j.mejo.2014.06.006”},{“key”:“ref12”,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/ICCD.2015.7357122”}y“:”publisher“,”doi“:”10.1109\/TVLSI.2013.2282132“},{”key“:”ref16“,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/TCSII.2014.2357292”},{“key”:“ref17”,“doi-asserted-by”:”publisher“,”doi“:”10.1109\/TNANO.2016.2570248“},}“key:”ref18“,”first page“:”171“,“article-title”:“内存处理的内存处理单元”,“author”:“ben-hur”,“year”:“2016”,“journal-title“:“Proc IEEE\/ACM Int Symp Nanoscale Archit(NANOARCH)”},{“key”:“ref19”,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/ICSEE.2016.7806045”}4544“},{”key“:”ref27“,”doi-asserted-by“:”publisher“,”doi“:“10.1109\/TC.2003.1159750”},{“key”:“ref3”,“doi-asserted-by”:“publisher”,“doi”:“10.109\/40.592312”}“},{”key“:”ref5“,”doi-asserted-by“:“publisher”,“DOI”:“10.1109\/HPCA.2017.21”},{“key”:“ref8”,“首页”:“1”,“文章标题”:“基于忆阻器的RRAM交叉点结构的设计含义”,“author”:“xu”,“year”:“2011”,“journal-title”:“Proc Design Autom Test Europe”}:“ref2”,“author”:“patterson”,“year”:“2014”,“journal-title”:“Computer Organization and Design”},{“key”:“ref9”,“doi-asserted-by”:“publisher”,“doi”:“10.1088\/0957-4484\/23\/30\/305205”}“,”doi“:”10.1109\/ISCAS.2018.8351561“},{”key“:”ref22“,“doi-asserted-by”:“publisher”,“doi”:“10.1109\/TSCI.2018.2846699”},{“key”:“ref21”,“doi-asserted-by”:”publisher“,”doi“:”10.1145\/3061639.3062337“},“key“:”ref24“,”doi-assert-by“:”publister“,”doi“:“10.1016\/j.vlsi.2018.10.001”}doi“:”10.1109\/ICCAD.2017.8203782“},{“key”:“ref26”,“doi-asserted-by”:“publisher”,“DOI”:“10.23919\/DATE.2018.8342275”},{“key”:“ref25”,“DOI-asserted-by”:“publicher”,“DOI”:”10.23919\\DATE.2019.8714939“}],“containertitle”:[“IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems”],“original-title”:[],“link”:[{“URL”:“http://explorestaging.IEEE.org\/ielx7\/43\/9204502\/08781866.pdf?arnumber=8781866“,”content-type“:”unspecified“,”content-version“:”vor“,”intended-application“:”similarity-checking“}],”deposed“:{”date-parts“:[2022,1,12]],”date-time“:“2022-01-12T11:36:31Z”,”timestamp“:1641987391000},”score“:1,”resource“:”{“primary”:{“URL”:“https://ieeexplore.iee.org//document\/8781866\/”}},“副标题”:[],“短标题”:[],“发布“:{“date-parts”:[[2020,10]]},“references-count”:36,“journal-issue”:{”issue“:”10“},”URL“:”http://\/dx.doi.org\/10.109\/tcad.2019.2931188“,”relationship“:”has-preprint“:[{”id-type“:”doi“,”id“:”10.36227\/techrxiv.12899.v1“,”asserted-by“:”object“}”,{“id-type:”“doi”,“id”:“10.36227\/techrxiv.12894899”,“asserted-by”:“object”}]},“ISSN”:[“0278-0070”,“1937-4151“],“issn-type”:[{“value”:“0278-0070”,“type”:“print”},{“value”:“1937-4155”,“type”:“electronic”}],“subject”:[],“published”:{“date-parts”:[2020,10]]}}}