{“状态”:“确定”,“消息类型”:“工作”,“信息版本”:“1.0.0”,“邮件”:{“索引”:{“日期部分”:[[2023,11,20]],“日期时间”:“2023-11-20T18:44:09Z”,“时间戳”:17005849039},“发布者位置”:“新加坡”,“引用计数”:17,“发布商”:“Springer Singapore”,“isbn-type”:[{“值”:“9789811359491”,“类型”:”print“},{“值”:“9789811359507”,“类型”:“电子”}],“许可证”:[{“开始”:{“date-parts”:[[2019,1,1]],“date-time”:“2019-01-01T00:00:00Z”,“时间戳”:1546300800000},“content-version”:“tdm”,“delay-in-days”:0,“URL”:“http://www.springer.com\/tdm”},{“启动”:{“date-parts”:[2019,1]]:00Z“,”timestamp“:1546300800000},”content-version“:”tdm“,”delay-in-days“:0,“URL”:“http://www.springer.com//tdm”}],“content-domain”:{“domain”:[“link.springer.com”],“crossmark-restriction”:false},“short-container-title”:[],“published-print”:{“date-parts”:[2019]]},”DOI“:”10.1007\/978-981-13-5950-7_51“,”type“:”book-capter“,”created“:{”date-part“:[2019,1,25]],”日期时间“:”2019-01-25T02:31:33Z“,”时间戳“:1548383493000},“page”:“619-630”,“update-policy”:”http://\/dx.doi.org\/10.1007\/springer_crossmark_policy“,”source“:”Crossref“,“is-referenced-by-count”:1,“title”:[“Mesh Network on Chip中的源热点管理”],“prefix”:“10.1007”,“author”:[{“given”:Krishna Mohan“,”家庭“:”G“,“sequence”:“additional”,“affiliation”:[]},{“given”:“Shashank S”,“family”:“Rao”,“segment”:“附加”,“从属”:[]}:“Y R”,“sequence”:“additional”,“affiliation”:[]},{“given”:“John”,“family”:“Jose”,“sequence”:“additional”,“affiliation”:[]]],“member”:“297”,“published-online”:{“date-parts”:[[2019,1,25]]}、“reference”:[{“issue”:“4”,“key”:”51_CR1“,”doi-asserted-by“:”publisher“,“first-page”:“421”,“doi”:“10.1016\/j.jcss.2012.09.007”,“”卷“:”79“,”作者“:”C Wang“,”年份“:”2013“,”非结构化“:“Wang,C.,Hu,W.,Bagherzadeh,N.:可扩展负载平衡拥塞感知芯片上网络路由器体系结构。J.Comput.Syst.Sci.79(4),421\u2013439(2013)”,“期刊标题”:“J.Comput.Syst.Sci.”},{“key”:“51_CR2”,“doi断言”:“crossref”,“非结构化”:“Reshma Raj,R.S.,Das,A.,Jose,J.:通过具有成本效益的偏转路由技术实现和分析网状NOC中的热点缓解。摘自:IFIP\/IEEE超大规模集成国际会议(VLSI-SoC),阿布扎比,pp.1\u20136(2017)”,“DOI”:“10.1109\/VLSI-SoC.2017.8203461”},{“key”:“51_CR3”,“非结构化”:“Link,G.M.,Vijaykrishnan,N.:通过网络上的运行时重新配置预防热点。in:欧洲的设计、自动化和测试(DATE),pp.648\u2013649(2005)”},{“问题”:“5”,“键”:“51_CR4”,“doi-asserted-by”:“发布者”,“首页”:“501”,“doi”:“10.1109\/TVLSI.2006.876103”,“卷”:“14”,“作者”:“黄伟”,“年份”:“2006”,“非结构化”:“Huang,W.,et al.:热点:早期VLSI设计的紧凑热建模方法。IEEE Trans.超大规模集成电路(VLSI)系统14(5),501\u2013513(2006)”,“日志标题”:“IEEE Trans.Very Large Integr.(VLSI,Syst.”},{“key”:“51_CR5”,“doi-asserted-by”:“crossref”,“非结构”:“Gindin,R.,et al.:NoC-based FPGA:架构和路由。In:International Symposium on Networks-on-Chip(NOCS),pp.253\u2013264(2007)”,“DOI”:“10.1109\/NOCS.2007.31”},{“key”:“51_CR6”,“DOI-asserted-by”:“crossref”,“unstructured”:“Kakoulli,E.,et al.:HPRA:一种用于片上网络的主动热点-预防性高性能路由算法。In:国际计算机设计会议(ICCD),第249\u2013255页(2012)”,“DOI”:“10.1109\/ICCD.2012.6378648”},{“issue”:“3”,“key”:“51_CR7”,“DOI-asserted-by”:“publisher”,“first-page”:“418”,“DI:”10.1109\/TCAD.2011.2170568”,“volume”:“31”,“author”:“E Kakoulli”,“year”:“2012”,“unstructured”:“Kakoullin,E.,et al.:基于网络芯片的多核系统的智能热点预测。IEEE Trans.Comput.-Aided Des.Integr.Circuits Syst.31(3),418\u2013431(2012)”,“journal title”:“IEEE Trans.Compute.-Aided Des.Integr.Circuits System.”},{“key”:”51_CR8“,“doi-asserted-by”:“crossref”,“unstructured”:“Gupte,A.,Jones,P.:使用动态部分重构缓解热点以提高性能。In:可重构计算和FPGA国际会议(ReConFig),第89\u201394页(2009)”,“doi”:“10.1109\/ReConFig.2009.80”},{“key”:“51_CR9”:“Alfaraj,N.,et al.:HOPE:Clos片上网络热点拥塞控制。In:International Symposium on Networks-on-chip(NOCS),pp.17\u201324(2011)”,“DOI”:“10.1145\/199946.199950”},{“issue”:“1”,“key”:“51_CR10”,“DOI-asserted-by”:“publisher”,“first page”:”138,“DOI:”10.1109\/TC.2016.2564961“,”volume“:“66”,“author”:“M Tang”,“年”:“2017年”,“非结构化”:“Tang,M.,Lin,X.,Palesi,M.:自适应路由的重复转向模型。IEEE Trans.Compute.66(1),138\u2013146(2017)”,“日志标题”:“IEEE Trans.Compute.”},{“问题”:“8,B部分”,“密钥”:“51_CR11”,“doi-asserted-by”:“publisher”,“首页”:“899”,“doi”:“10.1016\/j.micpro.2012.08.02”,“卷”:“37”,“作者”:“W-C蔡”,“年份”:“2013年”,“非结构化”:“蔡,W.C.,Chu,K.C.,Hu,Y.-H.,Chen,S.-J.:非最小,基于turn-model的NoC路由。Microprocess.Microyst.37(8,B部分),899\u2013914(2013)。ISSN 0141\u20139331”,“期刊标题”:“Microprocesse.Microyst.”},{“key”:“51_CR12”,“doi-asserted-by”:“publisher”,“首页”:“70”,“doi”:“10.1 109\/2.976921“,”卷“:“35”,“author”:“L Benini”,“year”:“2002”,“unstructured”:“Benini,L.,De Micheli,G.:芯片上的网络:一种新的SoC范式。Computer 35,70\u201378(2002)”,“journal-title”:“Computer”},{“key”:“51_CR13”,“doi-asserted-by”:“publisher”,《first page》:“265”,“doi”:“10.1007\/9781-4614-4274-5”,《volume-title》:“Designing 2D and 3D Network on-Chip Architectures”,“作者”:“K Tatas”,“年份”:“2014年”,“非结构化”:“Tatas,K.,Siozios,K.、Soudris,D.、Jantsch,A.:设计2D和3D网络芯片架构,第1版,第265页。Springer,纽约(2014)。\n https:\/\/doi.org\/10.1007\/978-1-4614-4274-5“,”edition“:”1“},{”key“:”51_CR14“,”doi-asserted-by“:”crossref“,”unstructured“:”Jiang,n.,et al.:一个详细而灵活的循环准确的网络-芯片模拟器。In:系统和软件性能分析国际研讨会(ISPASS),第86页\u201396(2013)“,”doi“:”10.1109\/ISPASS.2013.6557149“},{“issue”:“2”,“key”:“51_CR15”,“doi-asserted-by”:“publisher”,“first page”:”1“,“doi”:“10.1145\/2024716.2024718”,“volume”::“39”,“author”:“N Binkert”,“year”:“2011”,“unstructured”:“Binkert,N.,et al.:The gem5 simulator.ACM SIGARCH Compute.Arch.News.39(2),1(2011)”,“journal-al-title“:”ACM SIGARCH Compute.Arch.News“},{”key“:”51_CR16“,”非结构化“:”Zedboard.org Zedboard。\n http://www.zedboard.org\/product\/zedboard“},{“key”:“51_CR17”,“unstructured”:“Xilinx.com Xilinx.\n http://www.Xilinx.com/products\/design-tools\/vivado”}],“container-title”:[“Communications in Computer and Information Science”,“VLSI design and Test”],“original-title“:[],”link“:[{”URL“:”http:\/\/link.springer.com/content\/pdf\/10.1007\/978-981-13-5950-7_51“,”content-type“:”unspecified“,”content-version“:”vor“,”intended-application“:”similarity-checking“}],”deposed“:{”date-parts“:[[2019,5,21]],”date-time“:“2019-05-21T03:46:09Z”,”timestamp“:1558410369000},”score“:1,”resource“:”{“primary”:{“URL”:“http://\/link.springer.com/10.1007\/978-981-13-5950-7_51“}},”副标题“:[],”短标题“:[],”已发布“:{”日期部分“:[2019]]},“ISBN”:[“9789811359491”,”978981135 9507“],”引用计数“:17,”URL“:”http://\/dx.doi.org\/10.1007\/978-881-13-5950-7_51“,”关系“:{},N“:[”1865-0929“,”1865-0.937“],“ISSN-type”:[{“value”:“1865-0929',”type“:”print“},{“value“:“1865-0937”,“type”:“electronic”}],“subject”:[],“published”:{“date-parts”:[[2019]]},“assertion”:[{“value”:”2019年1月25日“,“order”:1,“name”:“first_online”,“label”:“first online”,”group“:{”name“:”ChapterHistory“,”label“:”Chapter History“会议缩写”,“组”:{“名称”:”ConferenceInfo“,”label“:”ConferenceInformation“}},{”value“:”VLSI设计与测试国际研讨会“,”order“:2,”name“:”Conference_name“,”标签“:”会议名称“,”group“:会议信息“,”label“:”会议信息“}},{”value“:”印度“,”order“:4,”name“:”Conference_country“,”标签“:”开会国家“,”group“:,{“value“:”2018年6月28日“,”order“:7,”name“:”conference_start_date“,”label“:”会议开始日期“,”group“:“:9,”name“:”conference_number“,”label“:”会议编号“,”group“:{“name”:”ConferenceInfo“,“label”:”会议信息“}},{“value”:”vdat2018“,”order“:10,”name“:“conference_id”,”label:“会议id”,“group”:{“name”:“ConferenceInformo”,“label:”会议信息“conference_url”,“label”:“会议URL“,”组“:{”名称“:”ConferenceInfo“,”标签“:”会议信息“}}]}}